# A[53.76] FO4(1V),[183.02] Eu(1V) 4-bit Absolute Value Detector

G7 Team member: Chengming Li, Haowei Ge, Rui Yang and Zhuohao Chang

### 1. Key Design Techniques

- static CMOS, XOR, AND, and OR gate
- 2-to-1 mux used to determine whether the sign bit is positive, and it will output corresponding digit.
- A simplified 2's complement circuit, which used to convert the input digits into 2's complement form. Circuit design is based on the formulas showing below
  - S1 = ~A0 XOR 1 = A0
    S2 = ~A1 XOR C1 = ~A1 XOR ~A0
    S3 = ~A2 XOR C2 = ~A2 XOR(~A1 AND ~A0)
- A 3 bits Comparator which used to compared between the magnitude value of input and threshold value

#### 2. Results

- E\_tot without any optimization = 183.02
- Sizing + Vdd optimization / Sizing impact (E = 132.54)
- - Delay increase: [50] % out of 50%
- - Energy reduction: [27.58] % out of 50%
- Sizing + Vdd optimization / V\_DD impact (E = 109.63)
- - Delay increase: [50] % out of 50%
- - Energy reduction: [40] % out of 50%
- Sizing + Vdd optimization / *combination* impact (E = 79.61)
- - Delay increase: [50] % out of 50%
- Energy reduction: [56.5] %

## 3. Finding

- In this project, we find that Vdd minimization reduces more energy consumption than the sizing impact, which scales down energy consumption of whole design. However, there may exist some disadvantages by doing so. For example, there are not enough energy, or power to drive transistor to send strong signal, i.e., weak HIGH signal.
- Beyond that, there are still some improvements we could do if there are more time and background information provided. For example, we could minimize energy consumption by reducing total transistors usage, reducing number of stages in the design and using other circuit method, like PTL.

## Appendix:

